# MACH445-12/15/20

# E CMOS Brogrammable Logic

High-Density EE CMOS Programmable Logic

## **DISTINCTIVE CHARACTERISTICS**

- 100-pin version of the MACH435 in PQFP
- 5 V, in-circuit programmable
- JTAG, IEEE 1149.1 JTAG testing capability
- 128 macrocells
- 12 ns tpd
- 83 MHz fcnt
- 70 inputs with pull-up resistors
- 64 outputs
- 192 flip-flops
  - 128 macrocell flip-flops
  - 64 input flip-flops

#### ■ Up to 20 product terms per function, with XOR

Lattice Semiconductor

- Flexible clocking
  - Four global clock pins with selectable edges
  - Asynchronous mode available for each macrocell
- 8 "PAL33V16" blocks
- Input and output switch matrices for high routability
- Fixed, predictable, deterministic delays
- JEDEC-file compatible with MACH435
- Zero-hold-time input register option

## **GENERAL DESCRIPTION**

The MACH445 is a member of the high-performance EE CMOS MACH 4 family. This device has approximately twelve times the macrocell capability of the popular PAL22V10, with significant density and functional features that the PAL22V10 does not provide. It is architecturally identical to the MACH435, with the addition of JTAG and 5-V programming features.

The MACH445 consists of eight PAL blocks interconnected by a programmable central switch matrix. The central switch matrix connects the PAL blocks to each other and to all input pins, providing a high degree of connectivity between the fully-connected PAL blocks. This allows designs to be placed and routed efficiently. Routability is further enhanced by an input switch matrix and an output switch matrix. The input switch matrix provides input signals with alternative paths into the central switch matrix; the output switch matrix provides flexibility in assigning macrocells to I/O pins.

The MACH445 has macrocells that can be configured as synchronous or asynchronous. This allows designers to implement both synchronous and asynchronous logic together on the same device. The two types of design can be mixed in any proportion, since the selection on each macrocell affects only that macrocell.

Up to 20 product terms per function can be assigned. It is possible to allocate some product terms away from a macrocell without losing the use of that macrocell for logic generation.

The MACH445 macrocell provides either registered or combinatorial outputs with programmable polarity. If a registered configuration is chosen, the register can be configured as D-type, T-type, J-K, or S-R to help reduce the number of product terms used. The flip-flop can also be configured as a latch. The register type decision can be made by the designer or by the software.

All macrocells can be connected to an I/O cell through the output switch matrix. The output switch matrix makes it possible to make significant design changes while minimizing the risk of pinout changes.

## **BLOCK DIAGRAM**



### CONNECTION DIAGRAM MACH445 (MACH435) Top View



### **PIN DESIGNATIONS**

- GND = Ground
- I = Input
- I/O = Input/Output
- V<sub>CC</sub> = Supply Voltage

# ORDERING INFORMATION Commercial Products

Programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:



-20 = 20 ns tPD

| Valid Combinations |    |  |  |
|--------------------|----|--|--|
| MACH445-12         |    |  |  |
| MACH445-15         | YC |  |  |
| MACH445-20         |    |  |  |

#### Valid Combinations

The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## FUNCTIONAL DESCRIPTION

The MACH445 consists of eight PAL blocks connected by a central switch matrix. There are 64 I/O pins and 6 dedicated input pins feeding the central switch matrix. These signals are distributed to the eight PAL blocks for efficient design implementation. There are 4 global clock pins that can also be used as dedicated inputs.

All inputs and I/O pins have built-in pull-up resistors. While it is always good design practice to tie unused pins high, the pull-up resistors provide design security and stability in the event that unused pins are left disconnected.

## The PAL Blocks

Each PAL block in the MACH445 (Figure 1) contains a clock generator, a 90-product-term logic array, a logic allocator, 16 macrocells, an output switch matrix, 8 I/O cells, and an input switch matrix. The central switch matrix feeds each PAL block with 33 inputs. This makes the PAL block look effectively like an independent "PAL33V16" with 8 to 16 buried macrocells.

In addition to the logic product terms, individual output enable product terms and two PAL block initialization product terms are provided. Each I/O pin can be individually enabled. All flip-flops that are in the synchronous mode within a PAL block are initialized together by either of the PAL block nitialization product terms.

# The Central Switch Matrix and Input Switch Matrix

The MACH445 central switch matrix is fed by the input switch matrices in each PAL block. Each PAL block provides 16 internal feedback signals, 8 registered input signals, and 8 I/O pin signals to the input switch matrix. Of these 32 signals, 24 decoded signals are provided to the central switch matrix by the input switch matrix. The central switch matrix distributes these signals back to the PAL blocks in a very efficient manner that provides for high performance. The design software automatically configures the input and central switch matrices when fitting a design into the device.

## The Clock Generator

Each PAL block has a clock generator that can generate four clock signals for use throughout the PAL block. These four signals are available to all macrocells and I/O cells in the PAL block, whether in synchronous or asynchronous mode. The clock generator chooses the four signals from the eight possible signals given by the true and complement versions of the four global clock pin signals.

## The Product-Term Array

The MACH445 product-term array consists of 80 product terms for logic use, eight product terms for output enable use, and two product terms for global PAL block initialization. Each macrocell has a nominal allocation of 5 product terms for logic, although the logic allocator allows for logic redistribution. Each I/O pin has its own individual output enable term. The initialization product terms provide asynchronous reset or preset to synchronous-mode macrocells in the PAL block.

## The Logic Allocator

The logic allocator in the MACH445 takes the 80 logic product terms and allocates them to the 16 macrocells as needed. Each macrocell can be driven by up to 20 product terms in synchronous mode, or 18 product terms in asynchronous mode. When product terms are routed away from a macrocell, all 5 product terms may be redirected, which precludes the use of the macrocell for logic generation. It is possible to redirect only 4 product terms, leaving one for simple function generation. The design software automatically configures the logic allocator when fitting the design into the device.

The logic allocator also provides an exclusive-OR gate. This gate allows generation of combinatorial exclusive-OR logic, such as comparison or addition. It allows registered exclusive-OR functions, such as CRC generation, to be implemented more efficiently. Emulating all flip-flop types with a D-type flip-flop is also made possible. Register type emulation is automatically handled by the design software.

Table 1 illustrates which product term clusters are available to each macrocell within a PAL block. Refer to Figure 1 for cluster and macrocell numbers.

#### **Table 9. Logic Allocation**

| Macrocell | Available Clusters |
|-----------|--------------------|
| MO        | C0, C1, C2         |
| M1        | C0, C1, C2, C3     |
| M2        | C1, C2, C3, C4     |
| M3        | C2, C3, C4, C5     |
| M4        | C3, C4, C5, C6     |
| M5        | C4, C5, C6, C7     |
| M6        | C5, C6, C7, C8     |
| M7        | C6, C7, C8, C9     |
| M8        | C7, C8, C9, C10    |
| M9        | C8, C9, C10, C11   |
| M10       | C9, C10, C11, C12  |
| M11       | C10, C11, C12, C13 |
| M12       | C11, C12, C13, C14 |
| M13       | C12, C13, C14, C15 |
| M14       | C13, C14, C15      |
| M15       | C14, C15           |

## The Macrocell and Output Switch Matrix

The MACH445 has 16 macrocells, half of which can drive I/O pins; this selection is made by the output switch matrix. Each macrocell can drive one of four I/O cells. The allowed combinations are shown in Table 2. Please refer to Figure 1 for macrocell and I/O pin numbers.

| Macrocell | Routable to I/O Pins                 |
|-----------|--------------------------------------|
| M0, M1    | I/O5, I/O6, I/O7, I/O0               |
| M2, M3    | I/O6, I/O7, I/O0, I/O1               |
| M4, M5    | I/07, I/00, I/01, I/02               |
| M6, M7    | I/O0, I/O1, I/O2, I/O3               |
| M8, M9    | I/O1, I/O2, I/O3, I/O4               |
| M10, M11  | I/O2, I/O3, I/O4, I/O5               |
| M12, M13  | I/O3, I/O4, I/O5, I/O6               |
| M14, M15  | I/O4, I/O5, I/O6, I/O7               |
| I/O Pin   | Available Macrocells                 |
| I/O0      | M0, M1, M2, M3, M4, M5, M6, M7       |
| I/O1      | M2, M3, M4, M5, M6, M7, M8, M9       |
| I/O2      | M4, M5, M6, M7, M8, M9, M10, M11     |
| I/O3      | M6, M7, M8, M9, M10, M11, M12, M13   |
| I/O4      | M8, M9, M10, M11, M12, M13, M14, M15 |
| I/O5      | M10, M11, M12, M13, M14, M15, M0, M1 |
| I/O6      | M12, M13, M14, M15, M0, M1, M2, M3   |
| I/07      | M14, M15, M0, M1, M2, M3, M4, M5     |

The macrocells can be configured as registered, latched, or combinatorial. In combination with the logic allocator, the registered configuration can be any of the standard flip-flop types. The macrocell provides internal feedback whether configured with or without the flipflop, and whether or not the macrocell drives an I/O cell.

The flip-flop clock depends on the mode selected for the macrocell. In synchronous mode, any of the PAL block clocks generated by the Clock Generator can be used. In asynchronous mode, the additional choice of either edge of an individual product-term clock is available.

Initialization can be handled as part of a bank of macrocells via the PAL block initialization terms if in synchronous mode, or individually if in asynchronous mode. In synchronous mode, one of the PAL block product terms is available each for preset and reset. The swap function determines which product term drives which function. This allows initialization polarity compatibility with the MACH 1 and 2 series. In asynchronous mode, one product term can be used either to drive reset or preset.

## The I/O Cell

The I/O cell in the MACH445 consists of a three-state buffer and an input flip-flop. The I/O cell is driven by one of the macrocells, as selected by the output switch matrix. Each I/O cell can take its input from one of eight macrocells. The three-state buffer is controlled by an individual product term. The input flip-flop can be configured as a register or latch. Both the direct I/O signal and the registered/latched signal are available to the input switch matrix, and can be used simultaneously if desired.

## **JTAG Testing**

JTAG is the commonly used acronym for the IEEE Standard 1149.1–1990. The JTAG standard defines input and output pins, logic control functions, and instructions. Lattice/Vantis has incorporated this standard into the MACH445 device.

The JTAG standard was developed as a means of providing both board-level and device-level testing.

## **Five-Volt Programming**

Another benefit from the JTAG circuitry that we have derived is the ability to use the JTAG port for five-volt programming. This allows the device to be soldered to the board before programming. Once the device is attached, the delicate Plastic Quad Flat Pack, or PQFP, leads are protected from programming and testing operations that could potentially damage them. Programming and verification of the device is done serially which is ideal for on-board programming since it only requires the use of the Test Access Port. Use of the programming Enable Pin (ENABLE\*) is optional.

# Zero-Hold-Time Input Register

The MACH445 device has a zero-hold time (ZHT) fuse. This fuse controls the time delay associated with loading data into all I/O cell registers and latches in the MACH445 device.

When programmed, the ZHT fuse increases the data path setup delays to input storage elements, matching equivalent delays in the clock path. When the fuse is erased, the setup time to the input storage element is minimized and the device timing is compatible with the MACH435 device.

This feature facilitates doing worst-case designs for which data is loaded from sources which have low (or zero) minimum output propagation delays from clock edges.



17468E-3

Figure 1. MACH445 PAL Block

## **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature                                                |
|--------------------------------------------------------------------|
| Ambient Temperature<br>with Power Applied                          |
| Supply Voltage with                                                |
| Respect to Ground0.5 V to +7.0 V                                   |
| DC Input Voltage                                                   |
| DC Output or                                                       |
| I/O Pin Voltage $\ldots \ldots \ldots -0.5$ V to V_{CC} +0.5 V     |
| Static Discharge Voltage 2001 V                                    |
| Latchup Current                                                    |
| $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C) \dots 200 \text{ mA}$ |
|                                                                    |

# **OPERATING RANGES**

#### Commercial (C) Devices

| Temperature (T <sub>A</sub> ) Operating |              |
|-----------------------------------------|--------------|
| in Free Air                             | )°C to +70°C |
| Supply Voltage (Vcc) with               |              |
| Respect to Ground +4.75                 | V to +5.25 V |
|                                         |              |

Operating ranges define those limits between which the functionality of the device is guaranteed.

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                                                                                                                     | Min | Тур | Max  | Unit |
|---------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>OH</sub>     | Output HIGH Voltage                      | $I_{OH} = -3.2 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$                                                                                                    | 2.4 |     |      | V    |
| Vol                 | Output LOW Voltage                       | $I_{OL} = 24 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL} (Note 1)$                                                                                             |     |     | 0.5  | V    |
| Vін                 | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 2)                                                                                                                    | 2.0 |     |      | V    |
| VIL                 | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 2)                                                                                                                     |     |     | 0.8  | V    |
| Iн                  | Input HIGH Leakage Current               | $V_{IN} = 5.25 V, V_{CC} = Max (Note 3)$                                                                                                                                            |     |     | 10   | μA   |
| l <sub>IL</sub>     | Input LOW Leakage Current                | V <sub>IN</sub> = 0 V, V <sub>CC</sub> = Max (Note 3)                                                                                                                               |     |     | -100 | μΑ   |
| I <sub>OZH</sub>    | Off-State Output Leakage<br>Current HIGH | $V_{OUT} = 5.25 \text{ V}, V_{CC} = \text{Max}$ $V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 3)}$                                                                               |     |     | 10   | μA   |
| Iozl                | Off-State Output Leakage<br>Current LOW  | V <sub>OUT</sub> = 0 V, V <sub>CC</sub> = Max<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 3)                                                                      |     |     | -100 | μA   |
| lsc                 | Output Short-Circuit Current             | V <sub>OUT</sub> = 0.5 V, V <sub>CC</sub> = Max (Note 4)                                                                                                                            | -30 |     | -160 | mA   |
| Icc                 | Supply Current                           | $V_{\text{IN}} = 0 \text{ V, Outputs Open (I_{\text{OUT}} = 0 \text{ mA})}$ $V_{\text{CC}} = 5.0 \text{ V, f} = 25 \text{ MHz, T}_{\text{A}} = 25^{\circ}\text{C} \text{ (Note 5)}$ |     | 255 |      | mA   |

## **CAPACITANCE (Note 6)**

| Parameter<br>Symbol | Parameter Description | Test Conditions  |                                                                      | Тур | Unit |
|---------------------|-----------------------|------------------|----------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>     | Input Capacitance     | $V_{IN} = 2.0 V$ | $V_{CC} = 5.0 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},$ | 6   | pF   |
| Соит                | Output Capacitance    | Vout = 2.0 V     | f = 1 MHz                                                            | 8   | pF   |

Notes:

- 1. Total IoL for one PAL block should not exceed 128 mA.
- 2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
- 3. I/O pin leakage is the worst case of  $I_{IL}$  and  $I_{OZL}$  (or  $I_{IH}$  and  $I_{OZH}$ ).
- 4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. *V*<sub>OUT</sub> = 0.5 V has been chosen to avoid test problems caused by tester ground degradation.
- 5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and capable of being loaded, enabled, and reset.
- 6. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

| Parameter         |                                                        |                                               |        | -1   | 12  |      |
|-------------------|--------------------------------------------------------|-----------------------------------------------|--------|------|-----|------|
| Symbol            | Parameter Descript                                     | ion                                           |        | Min  | Max | Unit |
| tpd               | Input, I/O, or Feedba<br>Combinatorial Outpu           |                                               |        | 3    | 12  | ns   |
| t <sub>SA</sub>   | Setup Time from Inp                                    | ut, I/O, or                                   | D-type | 5    |     | ns   |
|                   | Feedback to Product                                    | Term Clock                                    | T-type | 6    |     | ns   |
| t <sub>HA</sub>   | Register Data Hold T                                   | ime Using Product Term Clock                  |        | 5    |     | ns   |
| tcoa              | Product Term Clock                                     | to Output                                     |        | 4    | 14  | ns   |
| twla              | Product Torm Clock                                     | Nidth                                         | LOW    | 8    |     | ns   |
| t <sub>WHA</sub>  | Product Term, Clock Width HIGH                         |                                               | 8      |      | ns  |      |
|                   |                                                        | External Feedback                             | D-type | 52.6 |     | MHz  |
|                   | Maximum<br>Frequency                                   |                                               | T-type | 50.0 |     | MHz  |
| f <sub>MAXA</sub> | Using Product                                          |                                               | D-type | 58.8 |     | MHz  |
|                   | Term Clock<br>(Note 2)                                 | Internal Feedback (f CNTA)                    | T-type | 55.6 |     | MHz  |
|                   |                                                        | No Feedback (Note 3)                          | ·      | 62.5 |     | MHz  |
| t <sub>SS</sub>   | Setup Time from Inpu                                   | t. I/O.orFeedback                             | D-type | 7    |     | ns   |
|                   | to Global Clock                                        | .,,                                           | T-type | 8    |     | ns   |
| tнs               | Register Data Hold T                                   | ime Using Global Clock                        | •      | 0    |     | ns   |
| t <sub>cos</sub>  | Global Clock to Outp                                   | ut                                            |        | 2    | 8   | ns   |
| tw∟s              | Global Clock Width                                     |                                               | LOW    | 6    |     | ns   |
| twнs              | Global Clock Width                                     |                                               | HIGH   | 6    |     | ns   |
|                   |                                                        | External Feedback                             | D-type | 66.7 |     | MHz  |
|                   | Maximum<br>Frequency<br>Using Global<br>Clock (Note 2) |                                               | T-type | 62.5 |     | MHz  |
| <b>f</b> MAXS     |                                                        | Internal Feedback (f CNTS)                    | D-type | 83.3 |     | MHz  |
|                   |                                                        |                                               | T-type | 76.9 |     | MHz  |
|                   |                                                        | No Feedback (Note 3)                          | ·      | 83.3 |     | MHz  |
| tsla              | Setup Time from Inp<br>Product Term Clock              | ut, I/O, or Feedback to                       |        | 5    |     | ns   |
| t <sub>HLA</sub>  | Latch Data Hold Time                                   | e Using Product Term Clock                    |        | 5    |     | ns   |
| t <sub>GOA</sub>  | Product Term Gate to                                   | o Output                                      |        |      | 16  | ns   |
| tgwa              | Product Term Gate V<br>or HIGH (for HIGH tra           | Vidth LOW (for LOW transparent)<br>ansparent) |        | 6    |     | ns   |
| ts∟s              | Setup Time from Inp                                    | ut, I/O, or Feedback to Global Gate           |        | 8    |     | ns   |
| t <sub>HLS</sub>  | Latch Data Hold Time                                   | e Using Global Gate                           |        | 0    |     | ns   |
| t <sub>GOS</sub>  | Gate to Output                                         |                                               |        |      | 10  | ns   |
| tgws              | Global Gate Width Lo<br>or HIGH (for HIGH tra          | OW (for LOW transparent)<br>nsparent)         |        | 6    |     | ns   |
| tico              | Input Register Clock                                   | to Combinatorial Output                       |        |      | 18  | ns   |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) (continued)

| Parameter         |                                                                                                        |        |      | -12 |      |
|-------------------|--------------------------------------------------------------------------------------------------------|--------|------|-----|------|
| Symbol            | Parameter Description                                                                                  |        | Min  | Max | Unit |
| tics              | Input Register Clock to Output Register Setup                                                          | D-type | 9    | 9   |      |
|                   |                                                                                                        | T-type | 10   |     | ns   |
| twicL             | Innut Desister Cleak Width                                                                             | LOW    | 6    |     | ns   |
| twicн             | Input Register Clock Width                                                                             | HIGH   | 6    |     | ns   |
| <b>f</b> MAXIR    | Maximum Input Register Frequency 1/(t <sub>WICL</sub> + t <sub>WICH</sub> )                            |        | 83.3 |     | MH   |
| tigo              | Input Latch Gate to Combinatorial Output                                                               |        |      | 16  | ns   |
| tigol             | Input Latch Gate to Output Through Transparent<br>Output Latch                                         |        |      | 18  | ns   |
| tigsa             | Input Latch Gate to Output Latch Setup Using<br>Product Term Output Latch Gate                         |        | 4    |     | ns   |
| tigss             | Input Latch Gate to Output Latch Setup Using Global<br>Output Latch Gate                               |        | 9    |     | ns   |
| twig∟             | Input Latch Gate Width LOW                                                                             |        | 6    |     | ns   |
| t <sub>AR</sub>   | Asynchronous Reset to Registered or Latched Output                                                     |        |      | 16  | ns   |
| tarw              | Asynchronous Reset Width (Note 2)                                                                      |        | 12   |     | ns   |
| tarr              | Asynchronous Reset Recovery Time (Note 2)                                                              |        | 10   |     | ns   |
| t <sub>AP</sub>   | Asynchronous Preset to Registered or Latched Output                                                    |        |      | 16  | ns   |
| tapw              | Asynchronous Preset Width (Note 2)                                                                     |        | 12   |     | ns   |
| t <sub>APR</sub>  | Asynchronous Preset Recovery Time (Note 2)                                                             |        | 8    |     | ns   |
| t <sub>EA</sub>   | Input, I/O, or Feedback to Output Enable                                                               |        | 2    | 12  | ns   |
| t <sub>ER</sub>   | Input, I/O, or Feedback to Output Disable                                                              |        | 2    | 12  | ns   |
| nput Registe      | r with Standard-Hold-Time Option                                                                       |        |      |     |      |
| tPDL              | Input, I/O, or Feedback to Output Through<br>Transparent Input Latch                                   |        |      | 14  | ns   |
| tsir              | Input Register Setup Time                                                                              |        | 2    |     | ns   |
| t <sub>HIR</sub>  | Input Register Hold Time                                                                               |        | 3    |     | ns   |
| tsı∟              | Input Latch Setup Time                                                                                 |        | 2    |     | ns   |
| t <sub>HIL</sub>  | Input Latch Hold Time                                                                                  |        | 3    |     | ns   |
| t <sub>SLLA</sub> | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Product Term Output Gate |        | 4    |     | ns   |
| t <sub>SLLS</sub> | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Output Gate              |        | 9    |     | ns   |
| t <sub>PDLL</sub> | Input, I/O, or Feedback to Output Through Transparent<br>Input and Output Latches                      |        |      | 16  | ns   |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) (continued)

| Parameter           | eter                                                                                                   |     | -12 |      |  |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------|-----|-----|------|--|--|--|
| Symbol              | Parameter Description                                                                                  | Min | Max | Unit |  |  |  |
| Input Regist        | nput Register with Zero-Hold-Time Option                                                               |     |     |      |  |  |  |
| t <sub>PDL</sub> I  | Input, I/O, or Feedback to Output Through<br>Transparent Input Latch                                   |     | 20  | ns   |  |  |  |
| tsir                | Input Register Setup Time                                                                              | 6   |     | ns   |  |  |  |
| t <sub>HIR</sub> I  | Input Register Hold Time                                                                               | 0   |     | ns   |  |  |  |
| tsı∟                | Input Latch Setup Time                                                                                 | 6   |     | ns   |  |  |  |
| t <sub>HIL</sub> I  | Input Latch Hold Time                                                                                  | 0   |     | ns   |  |  |  |
| t <sub>SLLA</sub> I | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Product Term Output Gate | 16  |     | ns   |  |  |  |
| t <sub>SLLS</sub> I | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Output Gate              | 18  |     | ns   |  |  |  |
| tpdll               | Input, I/O, or Feedback to Output Through Transparent<br>Input and Output Latches                      |     | 22  | ns   |  |  |  |

#### Notes:

1. See Switching Test Circuit at the end of this Data Book for test conditions.

2. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.

3. This parameter does not apply to flip-flops in the emulated mode since the feedback path is required for emulation.

## **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature                                                                |
|------------------------------------------------------------------------------------|
| Ambient Temperature<br>with Power Applied                                          |
| Supply Voltage with<br>Respect to Ground                                           |
| DC Input Voltage0.5 V to V <sub>CC</sub> +0.5 V                                    |
| DC Output or                                                                       |
| I/O Pin Voltage $\dots -0.5$ V to V <sub>CC</sub> +0.5 V                           |
| Static Discharge Voltage 2001 V                                                    |
| Latchup Current $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C) \dots 200 \text{ mA}$ |

## **OPERATING RANGES**

#### **Commercial (C) Devices**

| Temperature (T <sub>A</sub> ) Operating        |   |
|------------------------------------------------|---|
| in Free Air 0°C to +70°C                       | С |
| Supply Voltage (Vcc) with<br>Respect to Ground | V |

Operating ranges define those limits between which the functionality of the device is guaranteed.

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                                                       | Min | Тур | Max  | Unit |
|---------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Vон                 | Output HIGH Voltage                      | $I_{OH} = -3.2 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$                                      | 2.4 |     |      | V    |
| Vol                 | Output LOW Voltage                       | I <sub>OL</sub> = 24 mA, V <sub>CC</sub> = Min<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 1)       |     |     | 0.5  | V    |
| VIH                 | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 2)                                                      | 2.0 |     |      | V    |
| VIL                 | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 2)                                                       |     |     | 0.8  | V    |
| I <sub>IH</sub>     | Input HIGH Leakage Current               | $V_{IN}$ = 5.25 V, $V_{CC}$ = Max (Note 3)                                                                            |     |     | 10   | μΑ   |
| IIL                 | Input LOW Leakage Current                | $V_{IN} = 0 V$ , $V_{CC} = Max$ (Note 3)                                                                              |     |     | -100 | μA   |
| I <sub>OZH</sub>    | Off-State Output Leakage<br>Current HIGH | $V_{OUT}$ = 5.25 V, $V_{CC}$ = Max<br>$V_{IN}$ = $V_{IH}$ or $V_{IL}$ (Note 3)                                        |     |     | 10   | μA   |
| lozl                | Off-State Output Leakage<br>Current LOW  | $V_{OUT} = 0 V$ , $V_{CC} = Max$<br>$V_{IN} = V_{IH} \text{ or } V_{IL} (Note 3)$                                     |     |     | -100 | μA   |
| Isc                 | Output Short-Circuit Current             | Vout = 0.5 V, Vcc = Max (Note 4)                                                                                      |     | -30 | -160 | mA   |
| Icc                 | Supply Current                           | $V_{IN} = 0 V$ , Outputs Open<br>( $I_{OUT} = 0 mA$ ), $V_{CC} = 5.0 V$ ,<br>f =25 MHz T <sub>A</sub> = 25°C (Note 5) |     | 255 |      | mA   |

## **CAPACITANCE (Note 6)**

| Parameter<br>Symbol | Parameter Description | Test Conditio    | ns                                                                   | Тур | Unit |
|---------------------|-----------------------|------------------|----------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>     | Input Capacitance     | $V_{IN} = 2.0 V$ | $V_{CC} = 5.0 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},$ | 6   | pF   |
| Соит                | Output Capacitance    | Vout = 2.0 V     | f = 1 MHz                                                            | 8   | pF   |

Notes:

- 1. Total  $I_{OL}$  for one PAL block should not exceed 128 mA.
- 2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
- 3. I/O pin leakage is the worst case of  $I_{IL}$  and  $I_{OZL}$  (or  $I_{IH}$  and  $I_{OZH}$ ).
- 4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. *V*<sub>OUT</sub> = 0.5 V has been chosen to avoid test problems caused by tester ground degradation.
- 5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and capable of being loaded, enabled, and reset. An actual I<sub>CC</sub> value can be calculated by using the "Typical Dynamic I<sub>CC</sub> Characteristics" Chart towards the end of this data sheet.
- 6. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

| Parameter        |                                                                   |                                                       |                        |        | -    | 15  | -2   | 20  |      |
|------------------|-------------------------------------------------------------------|-------------------------------------------------------|------------------------|--------|------|-----|------|-----|------|
| Symbol           | Parameter Des                                                     | scription                                             |                        |        | Min  | Max | Min  | Max | Unit |
| tpd              | Input, I/O, or Feedback to Combinatorial Output<br>(Note 2)       |                                                       |                        |        | 3    | 15  | 3    | 20  | ns   |
| tsa              | Setup Time fror                                                   | m Input, I/O, or                                      |                        | D-type | 8    |     | 10   |     | ns   |
|                  |                                                                   | eedback to Product Term Clock T-type                  |                        | 9      |      | 11  |      | ns  |      |
| t <sub>HA</sub>  | Register Data I                                                   | Hold Time Using Proc                                  | duct Term Clock        | K      | 8    |     | 10   |     | ns   |
| tcoa             | Product Term (                                                    | Clock to Output (Note                                 | e 2)                   |        | 4    | 18  | 4    | 22  | ns   |
| t <sub>WLA</sub> | Draduat Tarm (                                                    |                                                       |                        | LOW    | 9    |     | 12   |     | ns   |
| t <sub>WHA</sub> | Product Term, (                                                   |                                                       |                        | HIGH   | 9    |     | 12   |     | ns   |
|                  |                                                                   |                                                       |                        | D-type | 38.5 |     | 31.2 |     | MHz  |
|                  | Maximum                                                           | External Feedback                                     | $1/(t_{SA} + t_{COA})$ | T-type | 37   |     | 30.3 |     | MHz  |
| fмаха            | Frequency<br>Using Product                                        |                                                       |                        | D-type | 47.6 |     | 37   |     | MHz  |
| IWAXA            | Term Clock                                                        | Internal Feedback(                                    | ť CNTA)                | T-type | 45.4 |     | 35.7 |     | MHz  |
|                  | (Note 3)                                                          | No Feedback<br>(Note 4)                               | 1/(twla + twha)        | 1      | 55.6 |     | 41.7 |     | MHz  |
| tss              | Setup Time from                                                   | minnut I/O or Feedb                                   | Dack                   | D-type | 10   |     | 13   |     | ns   |
|                  | Setup Time from Input, I/O, or Feedback<br>to Global Clock T-type |                                                       | 11                     |        | 14   |     | ns   |     |      |
| tнs              | Register Data Hold Time Using Global Clock                        |                                                       | 0                      |        | 0    |     | ns   |     |      |
| t <sub>cos</sub> | Global Clock to Output (Note 2)                                   |                                                       | 2                      | 10     | 2    | 12  | ns   |     |      |
| tw∟s             |                                                                   |                                                       |                        | LOW    | 6    |     | 8    |     | ns   |
| twнs             | Global Clock W                                                    | lath                                                  |                        | HIGH   | 6    |     | 8    |     | ns   |
|                  |                                                                   |                                                       |                        | D-type | 50   |     | 40   |     | MHz  |
|                  |                                                                   | External Feedback                                     | 1/(t ss+tcos)          | T-type | 47.6 |     | 38.5 |     | MHz  |
| <b>f</b> MAXS    | Maximum<br>Frequency                                              |                                                       |                        | D-type | 66.6 |     | 50   |     | MHz  |
|                  | Using Global                                                      | Internal Feedback(                                    | I Feedback (f CNTS)    | T-type | 62.5 |     | 47.6 |     | MHz  |
|                  | Clock (Note 3)                                                    | No Feedback<br>(Note 4)                               | 1/(twls + twhs)        |        | 83.3 |     | 62.5 |     | MHz  |
| <b>t</b> sla     | Setup Time fro<br>Product Term (                                  | m Input, I/O, or Feed                                 | back to                |        | 8    |     | 10   |     | ns   |
| thla             |                                                                   | d Time Using Produc                                   | t Term Clock           |        | 8    |     | 10   |     | ns   |
| t <sub>GOA</sub> |                                                                   | Gate to Output (Note                                  |                        |        |      | 19  |      | 22  | ns   |
| tgwa             |                                                                   | Gate Width LOW (for<br>GH transparent)                | LOW transpare          | ent)   | 9    |     | 12   |     | ns   |
| ts∟s             | Setup Time fro                                                    | etup Time from Input, I/O, or Feedback to Global Gate |                        | 10     |      | 13  |      | ns  |      |
| t <sub>HLS</sub> | Latch Data Hol                                                    | Data Hold Time Using Global Gate                      |                        | 0      |      | 0   |      | ns  |      |
| t <sub>GOS</sub> | Gate to Output                                                    | Gate to Output (Note 2)                               |                        |        |      | 11  |      | 12  | ns   |
| tgws             |                                                                   | idth LOW (for LOW<br>GH transparent)                  | transparent)           |        | 6    |     | 8    |     | ns   |
| tico             | Input Register                                                    | Clock to Combinatori                                  | al Output              |        |      | 20  |      | 25  | ns   |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) (continued)

| Parameter        |                                                                                                        |                       | -    | 15  | -20  |     |      |
|------------------|--------------------------------------------------------------------------------------------------------|-----------------------|------|-----|------|-----|------|
| Symbol           | Parameter Description                                                                                  |                       | Min  | Max | Min  | Max | Unit |
| tics             | Input Register Clock to Output Register Setup                                                          | D-type                | 15   |     | 20   |     | ns   |
|                  |                                                                                                        | T-type                | 16   |     | 21   |     | ns   |
| twicL            |                                                                                                        | LOW                   | 6    |     | 8    |     | ns   |
| twicн            | Input Register Clock Width                                                                             | HIGH                  | 6    |     | 8    |     | ns   |
| <b>f</b> MAXIR   | Maximum Input Register Frequency 1/(twick                                                              | + t <sub>WICH</sub> ) | 83.3 |     | 62.5 |     | MHz  |
| tigo             | Input Latch Gate to Combinatorial Output                                                               |                       |      | 20  |      | 25  | ns   |
| tigol            | Input Latch Gate to Output Through Transparen<br>Output Latch                                          | t                     |      | 22  |      | 27  | ns   |
| tigsa            | Input Latch Gate to Output Latch Setup Using<br>Product Term Output Latch Gate                         |                       | 14   |     | 19   |     | ns   |
| tigss            | Input Latch Gate to Output Latch Setup Using G<br>Output Latch Gate                                    | ilobal                | 16   |     | 21   |     | ns   |
| twigL            | Input Latch Gate Width LOW                                                                             |                       | 6    |     | 8    |     | ns   |
| t <sub>AR</sub>  | Asynchronous Reset to Registered or Latched                                                            | Output                |      | 20  |      | 25  | ns   |
| tarw             | Asynchronous Reset Width (Note 3)                                                                      |                       | 15   |     | 20   |     | ns   |
| tarr             | Asynchronous Reset Recovery Time (Note 3)                                                              |                       | 15   |     | 20   |     | ns   |
| t <sub>AP</sub>  | Asynchronous Preset to Registered or Latched Output                                                    |                       |      | 20  |      | 25  | ns   |
| tapw             | Asynchronous Preset Width (Note 3)                                                                     |                       | 15   |     | 20   |     | ns   |
| <b>t</b> APR     | Asynchronous Preset Recovery Time (Note 3)                                                             |                       | 15   |     | 20   |     | ns   |
| t <sub>EA</sub>  | Input, I/O, or Feedback to Output Enable (Note                                                         | 2)                    | 2    | 15  | 2    | 20  | ns   |
| t <sub>ER</sub>  | Input, I/O, or Feedback to Output Disable (Not                                                         | e 2)                  | 2    | 15  | 2    | 20  | ns   |
| nput Regis       | ter with Standard-Hold-Time Option                                                                     |                       |      |     |      |     |      |
| t <sub>PDL</sub> | Input, I/O, or Feedback to Output Through<br>Transparent Input Latch                                   |                       |      | 17  |      | 22  | ns   |
| t <sub>SIR</sub> | Input Register Setup Time                                                                              |                       | 2    |     | 2    |     | ns   |
| t <sub>HIR</sub> | Input Register Hold Time                                                                               |                       | 4    |     | 5    |     | ns   |
| tsı∟             | Input Latch Setup Time                                                                                 |                       | 2    |     | 2    |     | ns   |
| t <sub>HIL</sub> | Input Latch Hold Time                                                                                  |                       | 4    |     | 5    |     | ns   |
| <b>t</b> slla    | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Product Term Output Gate |                       | 10   |     | 12   |     | ns   |
| tslls            | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Output Gate              |                       | 12   |     | 16   |     | ns   |
| <b>t</b> PDLL    | Input, I/O, or Feedback to Output Through Trans<br>Input and Output Latches                            | sparent               |      | 19  |      | 24  | ns   |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) (continued)

| Parameter           |                                                                                                        | -   | 15  | -2  | 20  |      |
|---------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|------|
| Symbol              | Parameter Description                                                                                  | Min | Max | Min | Max | Unit |
| Input Regist        | ter with Zero-Hold-Time Option                                                                         |     | •   |     |     |      |
| t <sub>PDL</sub> I  | Input, I/O, or Feedback to Output Through<br>Transparent Input Latch                                   |     | 23  |     | 30  | ns   |
| tsir <sup>l</sup>   | Input Register Setup Time                                                                              | 6   |     | 8   |     | ns   |
| t <sub>HIR</sub>    | Input Register Hold Time                                                                               | 0   |     | 0   |     | ns   |
| tsı∟                | Input Latch Setup Time                                                                                 | 6   |     | 8   |     | ns   |
| t <sub>HIL</sub> I  | Input Latch Hold Time                                                                                  | 0   |     | 0   |     | ns   |
| t <sub>SLLA</sub> I | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Product Term Output Gate | 16  |     | 20  |     | ns   |
| t <sub>SLLS</sub> I | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Output Gate              | 18  |     | 24  |     | ns   |
| t <sub>PDLL</sub>   | Input, I/O, or Feedback to Output Through Transparent<br>Input and Output Latches                      |     | 25  |     | 32  | ns   |

Notes:

- 1. See Switching Test Circuit at the end of this Data Book for test conditions.
- 2. Parameters measured with 32 outputs switching.
- 3. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.
- 4. This parameter does not apply to flip-flops in the emulated mode since the feedback path is required for emulation.

## **TYPICAL CURRENT VS. VOLTAGE (I-V) CHARACTERISTICS**

 $V_{CC} = 5.0 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$ 





17468E-4



17468E-5



Input

17468E-6

# TYPICAL I<sub>CC</sub> CHARACTERISTICS $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$



The selected "typical" pattern is a 16-bit up/down counter. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.

Maximum frequency shown uses internal feedback and a D-type register.

# **TYPICAL THERMAL CHARACTERISTICS**

Measured at 25°C ambient. These parameters are not tested.

| Parameter        |                                        |                                    | Тур  |      |
|------------------|----------------------------------------|------------------------------------|------|------|
| Symbol           | Parameter Description                  |                                    | PQFP | Unit |
| θjc              | Thermal impedance, junction to case    |                                    |      | °C/W |
| θja              | Thermal impedance, junction to ambient | nal impedance, junction to ambient |      | °C/W |
| θ <sub>jma</sub> | Thermal impedance, junction to         | 200 lfpm air                       | 32   | °C/W |
|                  | ambient with air flow                  | 400 lfpm air                       | 28   | °C/W |
|                  |                                        | 600 lfpm air                       | 26   | °C/W |
|                  |                                        | 800 lfpm air                       | 24   | °C/W |

#### Plastic θjc Considerations

The data listed for plastic  $\theta_j$ c are for reference only and are not recommended for use in calculating junction temperatures. The heat-flow paths in plastic-encapsulated devices are complex, making the  $\theta_j$ c measurement relative to a specific location on the package surface. Tests indicate this measurement reference point is directly below the die-attach area on the bottom center of the package. Furthermore,  $\theta_j$ c tests on packages are performed in a constant-temperature bath, keeping the package surface at a constant temperature. Therefore, the measurements can only be used in a similar environment.

## SWITCHING WAVEFORMS



### SWITCHING WAVEFORMS







#### Notes:

- 1.  $V_T = 1.5 V$ .
- Input pulse amplitude 0 V to 3.0 V.
  Input rise and fall times 2 ns-4 ns typical.

### SWITCHING WAVEFORMS





**Output Disable/Enable** 

#### Notes:

- 1.  $V_T = 1.5 V$ .
- 2. Input pulse amplitude 0 V to 3.0 V.
- 3. Input rise and fall times 2 ns-4 ns typical.

## **KEY TO SWITCHING WAVEFORMS**



## SWITCHING TEST CIRCUIT



|                       |                                                        |       | Commercial     |                       | Measured                                                                                                                        |
|-----------------------|--------------------------------------------------------|-------|----------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Specification         | S <sub>1</sub>                                         | C∟    | R <sub>1</sub> | <b>R</b> <sub>2</sub> | Output Value                                                                                                                    |
| t <sub>PD</sub> , tco | Closed                                                 |       |                |                       | 1.5 V                                                                                                                           |
| t <sub>EA</sub>       | $Z \rightarrow H$ : Open<br>$Z \rightarrow L$ : Closed | 35 pF | 300 Ω          | 390 Ω                 | 1.5 V                                                                                                                           |
| ter                   | $H \rightarrow Z$ : Open<br>L $\rightarrow Z$ : Closed | 5 pF  |                |                       | $\label{eq:hardenergy} \begin{array}{l} H \rightarrow Z :  V_{OH} - 0.5 \ V \\ L \rightarrow Z :  V_{OL} + 0.5 \ V \end{array}$ |

\*Switching several outputs simultaneously should be avoided for accurate measurement.

## **f**MAX **PARAMETERS**

The parameter  $f_{MAX}$  is the maximum clock rate at which the device is guaranteed to operate. Because the flexibility inherent in programmable logic devices offers a choice of clocked flip-flop designs,  $f_{MAX}$  is specified for three types of synchronous designs.

The first type of design is a state machine with feedback signals sent off-chip. This external feedback could go back to the device inputs, or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input setup time for the external signals ( $t_s + t_{CO}$ ). The reciprocal,  $f_{MAX}$ , is the maximum frequency with external feedback or in conjunction with an equivalent speed device. This  $f_{MAX}$  is designated " $f_{MAX}$  external."

The second type of design is a single-chip state machine with internal feedback only. In this case, flip-flop inputs are defined by the device inputs and flip-flop outputs. Under these conditions, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic to the flip-flop inputs. This  $f_{MAX}$  is designated " $f_{MAX}$  internal". A simple internal counter is a good example of this type of design; therefore, this parameter is sometimes called " $f_{CNT}$ ."

The third type of design is a simple data path application. In this case, input data is presented to the flip-flop and clocked through; no feedback is employed. Under these conditions, the period is limited by the sum of the data setup time and the data hold time ( $t_S + t_H$ ). However, a lower limit for the period of each f<sub>MAX</sub> type is the minimum clock period ( $t_{WH} + t_{WL}$ ). Usually, this minimum clock period determines the period for the third f<sub>MAX</sub>, designated "f<sub>MAX</sub> no feedback."

For devices with input registers, one additional  $f_{MAX}$  parameter is specified:  $f_{MAXIR}$ . Because this involves no feedback, it is calculated the same way as  $f_{MAX}$  no feedback. The minimum period will be limited either by the sum of the setup and hold times ( $t_{SIR} + t_{HIR}$ ) or the sum of the clock widths ( $t_{WICL} + t_{WICH}$ ). The clock widths are normally the limiting parameters, so that  $f_{MAXIR}$  is specified as  $1/(t_{WICL} + t_{WICH})$ . Note that if both input and output registers are use in the same path, the overall frequency will be limited by  $t_{ICS}$ .

All frequencies except  $f_{\text{MAX}}$  internal are calculated from other measured AC parameters.  $f_{\text{MAX}}$  internal is measured directly.



# **ENDURANCE CHARACTERISTICS**

The MACH families are manufactured using our advanced Electrically Erasable process. This technology uses an EE cell to replace the fuse link used in

bipolar parts. As a result, the device can be erased and reprogrammed, a feature which allows 100% testing at the factory.

### **Endurance Characteristics**

| Parameter<br>Symbol | Parameter Description           | Min | Units  | Test Conditions                  |
|---------------------|---------------------------------|-----|--------|----------------------------------|
|                     |                                 | 10  | Years  | Max Storage<br>Temperature       |
| tDR                 | Min Pattern Data Retention Time | 20  | Years  | Max Operating<br>Temperature     |
| N                   | Max Reprogramming Cycles        | 100 | Cycles | Normal Programming<br>Conditions |

# **INPUT/OUTPUT EQUIVALENT SCHEMATICS**





# **POWER-UP RESET**

The MACH devices have been designed with the capability to reset during system power-up. Following powerup, all flip-flops will be reset to LOW. The output state will depend on the logic polarity. This feature provides extra flexibility to the designer and is especially valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the synchronous operation of the power-up reset and the wide range of ways  $V_{CC}$  can rise to its steady state, two conditions are required to insure a valid power-up reset. These conditions are:

- 1. The Vcc rise must be monotonic.
- 2. Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.

| Parameter<br>Symbol | Parameter Descriptions       | Мах              | Unit |
|---------------------|------------------------------|------------------|------|
| t <sub>PR</sub>     | Power-Up Reset Time          | 10               | μs   |
| ts                  | Input or Feedback Setup Time | See<br>Switching |      |
| twL                 | Clock Width LOW              | Characteris      | tics |



**Power-Up Reset Waveform** 

# USING PRELOAD AND OBSERVABILITY

In order to be testable, a circuit must be both controllable and observable. To achieve this, the MACH devices incorporate register preload and observability.

In preload mode, each flip-flop in the MACH device can be loaded from the I/O pins, in order to perform functional testing of complex state machines. Register preload makes it possible to run a series of tests from a known starting state, or to load illegal states and test for proper recovery. This ability to control the MACH device's internal state can shorten test sequences, since it is easier to reach the state of interest.

The observability function makes it possible to see the internal state of the buried registers during test by overriding each register's output enable and activating the output buffer. The values stored in output and buried registers can then be observed on the I/O pins. Without this feature, a thorough functional test would be impossible for any designs with buried registers.

While the implementation of the testability features is fairly straightforward, care must be taken in certain instances to insure valid testing.

One case involves asynchronous reset and preset. If the MACH registers drive asynchronous reset or preset lines and are preloaded in such a way that reset or preset are asserted, the reset or preset may remove the preloaded data. This is illustrated in Figure 2. Care should be taken when planning functional tests, so that states that will cause unexpected resets and presets are not preloaded.

Another case to be aware of arises in testing combinatorial logic. When an output is configured as combinatorial, the observability feature forces the output into registered mode. When this happens, all product terms are forced to zero, which eliminates all combinatorial data. For a straight combinatorial output, the correct value will be restored after the preload or observe function, and there will be no problem. If the function implements a combinatorial latch, however, it relies on feedback to hold the correct value, as shown in Figure 3. As this value may change during the preload or observe operation, you cannot count on the data being correct after the operation. To insure valid testing in these cases, outputs that are combinatorial latches should not be tested immediately following a preload or observe sequence, but should first be restored to a known state.

All MACH 2 devices support both preload and observability.

Contact individual programming vendors in order to verify programmer support.





17468E-26





17468E-27